## The Effects of Defects on the Breakdown Voltage of GaN High Power Electronic Devices K.A. Jones<sup>1</sup>, M.A. Derenge<sup>1</sup>, R.P. Tompkins<sup>1</sup>, K.W. Kirchner<sup>1</sup>, J. Leach<sup>2</sup>, P. Suvarna<sup>3</sup>, and F. Shahedipour<sup>3</sup> <sup>1</sup>Army Research Lab, Adelphi, MD 20783 <sup>2</sup>Kyma Technologies, Raleigh, NC 27617 <sup>3</sup>CNSE, SUNY-Albany, Albany, NY 12203

GaN high power electronic (HPE) devices theoretically have the potential to operate more efficiently than equivalent SiC devices because GaN has a larger critical electric field,  $F_C$ , and bulk electron mobility,  $\mu_B$ . In addition, the electron mobility,  $\mu_C$ , in the 2-dimensional electron gas (2DEG) created at the AlGaN/GaN interface of the high electron mobility transistor (HEMT) can be twice as large, whereas  $\mu_C$  in a SiC MOSFET is often 20 times smaller than  $\mu_B$ . The carrier concentration in the channel,  $n_C$ , is also usually larger in the HEMT because there is a positive polarization charge at the interface so the current carrying capability of the HEMT is larger.

However, GaN HPE devices have fallen far short of their potential because the material is so defective. One reason could be that it contains a large number of crystalline defects, primarily dislocations,  $(\sim 10^9 \text{ cm}^{-2})$  when the device structures are grown on hetero-substrates such as SiC or Si, which have a relatively large lattice mismatch with GaN. The focus of the theoretical calculations is on how threading edge dislocations that are negatively charged scatter the electrons thereby reducing their mobility<sup>1</sup>, but little is said about how they affect the breakdown voltage, V<sub>B</sub>. There is evidence that, although their concentration is significantly less than those of the threading edge or mixed dislocations, threading screws have a more profound effect, as is demonstrated in how much they increase the gate leakage current<sup>2</sup>. It has been suggested that they are able to do this because their core contains Ga-Ga and N-N bonds as well as the strained Ga-N bonds that create states in the energy gap through which carriers can hop<sup>3</sup>. This leads to the soft premature breakdown often seen in GaN HPE devices. This explanation is given credence by the sharp, large  $V_B$ recently observed by Kizilyalli *et al.*<sup>4</sup> that they attribute to avalanche breakdown. They attribute their success to having high quality material in addition to properly designed field plates.

The well known equation for the minimum specific onresistance,  $R_{ON}$ , for a diode for which it is assumed that none of the voltage drop is across the junction, the film thickness is equal to the depletion layer width at breakdown, and all of the electron concentration is equal to the net dopant concentration is,

$$R_{ON} = 4V_B^2 / (\varepsilon \mu_B F_C^3)$$

where  $\varepsilon$  is the electric permittivity. This equation often appears as a log-log plot with points for experimental data showing how close one has come to the theoretically best value. The ratio of the magnitude of the denominator for the material of interest to that for silicon is often called the Baliga figure of merit (BFOM). This equation can also be reconstructed to determine the maximum V<sub>B</sub> for a given net doping concentration in the diode drift region, n<sub>D</sub>, which is,

$$V_B = \varepsilon F_C^2 / (2qn_D)$$

where q is the charge on an electron.

People in the past have not been too concerned about the relatively large concentration of unintentional dopants

(UID) because their effects were dominated by those of the large number of dislocations. The usual n-type UIDs are Si and O, and their concentrations as determined by secondary ion mass spectroscopy (SIMS) are almost always in the low to mid  $10^{16}$  cm<sup>-3</sup>. This seems to be true for films grown by metal-organic chemical vapor deposition (MOCVD) or hydride vapor phase epitaxy (HVPE). The source of oxygen has been attributed to  $H_20$ in the NH<sub>3</sub>. If true this could be a problem because of the relatively large V/III ratios used during growth - 500 · 2500 for MOCVD and 20 - 200 for HVPE. It has not yet been shown that HVPE material contains less O than MOCVD films so this might not be the case, but it could also be due to the fact that O is added to the gas stream when HCl in the HVPE system reacts with the quartz tube. Historically, people were concerned about not being able to grow AlGaAs films because of the strong tendency for Al to getter O from the H<sub>2</sub>O in the AsH<sub>3</sub> gas stream, but the problem was solved by improving the purity of the AsH<sub>3</sub>. Perhaps the UID O concentration can be reduced by improving the purity of the NH<sub>3</sub>. At one time it was thought that HVPE GaAs would always contain a larger UID concentration because of the reactions of the unreacted HCl with the quartz growth tube, but it was shown that neither Si nor O was a primary contaminant<sup>5</sup> down to the low 10<sup>14</sup> cm<sup>-3</sup>, suggesting that problems with reactions with the growth chamber have been over estimated even though GaN is grown at temperatures 300 - 400°C higher. The primary acceptor in MOCVD GaN is C<sup>6</sup>, and even when the films are grown at higher pressures, its concentration is in the mid  $10^{16}$ cm<sup>-3</sup> range<sup>7</sup>. We determined that in some cases its concentration exceeded the sum of the Si and O concentration as determined by SIMS<sup>8</sup>, but the sample was still n-type suggesting that either the difference was made up by N vacancies, which are believed to be donors, or that not all of the C occupied acceptor sights. The C acceptor in the n-type material contributes to premature breakdown either by being emptied by the field in the depletion layer or by being more easily ionized.

We have developed an annealing cap that enables us to anneal GaN wafers at temperatures as high as 1300°C for times as long as 30 min without significant damage to the GaN surface. It is clear that there is atomic movement, as the surface roughens and both symmetric and asymmetric rocking curve widths decrease indicating that the dislocation concentrations were reduced. These changes and changes in the electrical and optical properties caused by the anneal will be used to highlight the importance of using purer material with fewer structural defects.

<sup>1</sup> F.A. Marino, N. Faralli, T. Palacios, D.K. Ferry, S.M. Goodnick, and M. Saraniti, *IEEE Trans. Elect. Dev.* **57**, 353 (2010).

<sup>2</sup> J. W.P. Hsu, M.J. Manfra, R.J. Molnar, B. Heying, and J. S. Speck, *Appl. Phys. Lett.*, **81**, 79 (2002).

J. S. Speck, *Appl.Phys. Lett.*, **81**, 79 (2002).
<sup>3</sup> I. Belabbas , J. Chen, and G. Nouet, Comp. Mater. Sci. **51**, 206 (2011).

<sup>4</sup> I.C. Kizilyalli, A. Edwards, D. Bour, H. Shah, H. Nie, and D. Disney, *High2Power Today*, March 2013.

<sup>5</sup> J.K. Abrokwah, T.N. Peck, R.A. Walterson, Ge.E.

Stillman, T.S. Low, and B. Srkromme, J. Electron. Mater. **12**, 681 (1983).

<sup>6</sup> J. L. Lyons, A. Janotti, and C. G. Van de Walle, *Appl. Phys. Lett.* **97**, 152108 (2010).

<sup>7</sup>D.D. Koleske, A.E. Wickenden, R.I. Henry, and M.E.

Twigg, J. Crystal Growth **242**, 55 (2002).

<sup>8</sup> R.P. Tompkins, et al, **26**, 2895 (2011).

The Effects of Defects on the Breakdown Voltage of GaN High Power Electronic Devices K.A. Jones<sup>1</sup>, M.A. Derenge<sup>1</sup>, R.P. Tompkins<sup>1</sup>, K.W. Kirchner<sup>1</sup>, J. Leach<sup>2</sup>, P. Suvarna<sup>3</sup>, and F. Shahedipour<sup>3</sup> <sup>1</sup>Army Research Lab, Adelphi, MD 20783 <sup>2</sup>Kyma Technologies, Raleigh, NC 27617 <sup>3</sup>CNSE, SUNY-Albany, Albany, NY 12203

GaN devices have great potential for high power electronic applications, but they have not yet realized their potential primarily because the material contains a large concentration of dislocations and unintentional dopants. Their detrimental effects and sources of origin are reviewed, and methods for their reduction are discussed. It will be shown that the concentration of dislocations can be reduced significantly and the point defect concentrations can be altered using an annealing cap we have developed that enables us to anneal GaN wafers at temperatures as high as 1300°C for times as long as 30 minutes without N evaporating preferentially when the surface of the films when they are smooth. We will show that the dislocation concentrations can be reduced and the electrical and optical properties can be altered. These processes will be discussed and we will describe how they can be used to improve the properties of the devices.

Kenneth A. Jones Army Research Lab - SEDD RDRL-SED-E 2800 Powder Mill Road Adelphi, MD 20783 P: (301) 394-2005 F: (301) 394-1801

M.A. Derenge Army Research Lab, Adelphi, MD michael.a.derenge.civ@mail.mil

R.P. Tompkins Army Research Lab, Adelphi, MD randy.tompkis.ctr@mail.mil

K.W. Kirchner Army Research Lab, Adelphi, MD kevin.w.kirchner.civ@mail.mil

J. Leach Kyma Technologies, Raleigh, NC leach@kymatech.com

P. Suvarna CNSE, SUNY-Albany, Albany, NY psuvarna@albany.edu

F. Shahedipour CNSE, SUNY-Albany, Albany, NY <u>sshahedipour-sandvik@albany.edu</u>